Loading Events

« All Events

Reduce SMT Parasitic Design Failures with Innovative Filter Topologies

September 16 @ 20:00 - 21:00 CEST

Reduce SMT Parasitic Design Failures with Innovative Filter Topologies

This webinar explores strategies for optimizing SMT filter designs, addressing spurious responses, parasitic behaviors, and PCB layout challenges using Cadence’s Microwave Office and Modelithics simulation models to ensure accurate and reliable performance.

September 16, 8:00 PM — 9:00 PM CEST

Join our webinar to discover challenges and optimization strategies for designing reliable and efficient filters using SMT capacitors and inductors. A lumped prototype is monotonic in the stopbands, while an SMT filter may have spurious responses, which can be affected by topology changes and capacitor placement. Additionally, simple S-parameter representations do not account for variations in parasitic behavior due to substrate thickness, dielectric constant, and solder pad dimensions. Ultimately, PCB layout parasitics can lead to significant differences between simulations based on lumped prototype values and final measured results based on actual SMT component values, leading to potential product delays and/or system failure.

 

Learn how to manage and modify spurious performances effectively through innovative SMT filter topologies. Gain insights into how PCB layout contributes to parasitic behaviors that affect your SMT component values. Understand how to enhance your design’s performance with Cadence’s Microwave Office software and highly accurate Modelithics simulation models, ensuring your designs are right the first time.

Speakers

David Vye, Product Management Director, Cadence

Dan Swanson, Owner, DGS Associates, LLC

Chris DeMartino, Applications Engineer, Modelithics

Details

Date:
September 16
Time:
20:00 - 21:00 CEST
Website:
https://cadencedesign.registration.goldcast.io/webinar/d3c18569-57e4-440c-81eb-a9543b4dfc46/

Venue

virtual

Organizer

Modelithics
View Organizer Website